home

Microcontrollers Scheme Forum For Beginners Directory Programs Calculations Technologies Notes

#### home

# Setting up I2C on the STM8 microcontroller

## Website:

#### STM8

Today I would like to briefly talk about the I2C module on the STM8S003F microcontroller and share my developments in this area.

To be honest, I had to tinker with the I2C module for a long time - it just wouldn't work the way it should until I read the errata and fixed some other small but insidious errors that migrated into my program from the example provided on the official STMicroelectronics website.

In this article I will show how to set up I2C in master mode without interrupts. At the very end of the article you can download a ready-made hardware I2C driver for STM8. In the next article we will try to connect a DS1307 real-time clock and output the time via UART. Perhaps in the future there will be an example on interrupts, or maybe someone wants to share their developments - you are welcome.

For those who want to understand the principle of operation of the I2C interface, I recommend reading a short and at the same time useful article: IIC (I2C) Interface Bus

I also recommend reading a useful note: How I defeated I2C (STM8L)

You will also need to read the article on <u>setting up the UART module</u> and familiarize yourself with the <u>STM8 S003</u> datasheets and <u>Reference manual</u>.

Let's consider the main capabilities of the I2C module:

- Support Master and Slave mode
- · Generation and definition of 7- and 10-bit addresses
- Support different transmission speeds:
  - Standard mode 100 kHz
  - High speed mode 400 kHz

# As usual, we start with initialization .

- 1. Set the clock frequency of the I2C module. This is the Fmaster frequency, which is taken before the CPUDIV divider. If you read the previous article on setting up the UART module, you know that by default the RC generator (16 MHz) is selected as the clock source, with the frequency divided by 8. That is, by default Fmaster = 2 MHz. The Fmaster value is written to the I2C\_FREQR register in MHz. The values that can be written to this register are in the range of 1 ... 24 MHz.
- 2. Next, we need to decide in which mode we will work. DS1307 works only in standard mode (100 kHz), so we select it. Standard mode is selected by resetting the F/S bit in the I2C\_CCRH register.
- 3. Set up the I2C\_CCR L and I2C\_CCRH clock control registers . These registers determine the duration of the SCL clock pulse and the duration of the pause.

# I2C\_CCR L

| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|---|---|---|---|---|---|---|
| CCR[7:0] |   |   |   |   |   |   |   |
| rw       |   |   |   |   |   |   |   |
|          |   |   |   |   |   |   |   |



# I2C\_CCRH

| 7   | 6    | 5        | 4     | 3         | 2 | 1 | 0 |  |
|-----|------|----------|-------|-----------|---|---|---|--|
| F/S | DUTY | Reserved |       | CCR[11:8] |   |   |   |  |
| rw  | rw   | nes      | erveu | rw        |   |   |   |  |



The CCR coefficient is calculated using different formulas (they are described in the reference manual), depending on the selected operating mode. For the standard mode, it is calculated using the formula:

# CCR= Period\_I2C/(2\*Tmaster), where

 $Period\_I2C$  - the period of SCL pulses on the I2C bus, in standard mode the minimum period is  $1/100 \; \text{kHz}$ ,

Tmaster - the period of the peripheral clock frequency, Tmaster= 1/Fmaster= 1/2 000 000 Hz.

Thus, the formula takes the form:

CCR= (Fmaster\* 1,000,000)/(2 \* Fi2c) , where

#### Sections

Microcontrollers

Scheme

Forum

For Beginners

Directory

**Programs** 

Calculations

**Technologies** 

Notes



## Latest articles

Building and installing the

QtMqtt module

(QMqttClient) for Qt 5.15.2

Debugging Raspberry Pi

Pico RP2040 Code in Eclipse

Working with Raspberry Pi

Pico RP2040 in Eclipse on

Windows

STM32F103C8T6+W5500

Debug Board

Debug board

ZQ\_STM32F107\_Mini

Debug board

miniSTM32F103R\_-EK

Developing C Programs for

Orange Pi Zero in Eclipse

Blinking an LED on an

Orange Pi Zero

Programming Milandr

microcontrollers in CooCox

**IDE 1.7** 

Fmaster - peripheral frequency in MHz,

Fi2c - I2C bus frequency.

The DUTY bit allows you to select the duty cycle for high speed mode.

4. Program the maximum rise time of the SCL signal. According to the specification, the rise time of the SCL signal in standard mode should not exceed 1000 ns. The rise time is set in the TRISE register.

The value of the register is calculated using the formula:

TRISE= (1000 ns/Tmaster) + 1.

If the frequency Fmaster=2MHz, then the period is 500ns, then the register value is:

TRISE = (1000ns/500ns) + 1 = 3

- 5. Turn on the I2C module by setting the PE bit =1 in the I2C\_CR1 register.
- 6. Set the bit that enables confirmation of the received byte AC K =1 in the I2C\_CR2 register I will briefly describe the status and control registers that we will have to work with further.

#### I2C CR2

| 7     | 6 | 5        | 4 | 3  | 2   | 1    | 0     |
|-------|---|----------|---|----|-----|------|-------|
| SWRST |   | Bd       |   |    | ACK | STOP | START |
| rw    |   | Reserved |   | rw | rw  | rw   | rw    |

- SWRST software reset of the I2C module
- POS this bit is set only when two bytes need to be received (N=2). It must be set before data is received. In this case, the NACK pulse will be generated after the second byte is received, and the ACK can be reset immediately after sending the address.
- ACK allows sending acknowledgements from the master after receiving each byte
- STOP instructs the master to generate a stop message after receiving the current byte
- START instructs the master to generate a start message

#### I2C\_SR 1

|   | 7   | 6    | 5        | 4     | 3     | 2   | 1    | 0  |
|---|-----|------|----------|-------|-------|-----|------|----|
| [ | TXE | RXNE | Reserved | STOPF | ADD10 | BTF | ADDR | SB |
|   | r   | r    |          | r     | r     | r   | r    | r  |

- TXE DR data register is empty
- RXNE the DR data register contains the received byte
- STOPF a stop parcel was detected on the bus
- ADD10 the master sent the first byte of the 10-bit address
- BTF is set when a byte has arrived in the receiving register DR, but has not been read, and a new byte has already arrived in the shift register
- ADDR the master has transmitted the address
- SB the master generated a start-parcel

# 12C\_SR 2

|   | 7        | 6 | 5     | 4        | 3     | 2     | 1     | 0     |
|---|----------|---|-------|----------|-------|-------|-------|-------|
|   | Reserved |   | WUFH  | Reserved | OVR   | AF    | ARLO  | BERR  |
| 1 |          |   | rc_w0 |          | rc_w0 | rc_w0 | rc_w0 | rc_w0 |

- WUFH exit from sleep mode
- OVR Data Register Overflow Error
- AF Error acknowledging byte sent by master
- ARLO Arbitration Loss (on a bus with more than one master)
- BERR bus error (for example when an inappropriate start or stop is sent)

# I2C\_SR3

| 7     | 6        | 5 | 4       | 3        | 2   | 1    | 0   |
|-------|----------|---|---------|----------|-----|------|-----|
| DUALF | Reserved |   | GENCALL | Reserved | TRA | BUSY | MSL |
| r     |          |   | r       |          | r   | r    | r   |

- TRA if data received = 0, if transmitted = 1
- BUSY signals that the bus is busy
- MSL shows what mode the I2C module is in. 1 master, 0 slave

There is also an interrupt setup register I2C\_ITR, which we will not configure in this example. Also for the slave there are registers in which the device's own I2C address is written - I2C\_OARL, I2C\_OAR H

Below I have translated some information from the reference manual for you. If I made a mistake somewhere, please correct me.

#### Master mode

In master mode, the I2C interface initiates data transfer and generates a clock signal. Each transfer begins with a START condition and ends with a STOP condition. Master mode is enabled immediately after START is generated.

The input frequency must be no less than:

- 1 MHz in standard mode
- 4 MHz in fast mode

# Starting condition (starting premise)

Setting the START bit results in the generation of a start packet and switches to master mode, provided that BUSY= 0.

Note: In master mode, setting the START bit generates a restart message at the end of the current byte being transmitted.

Installing and Running

Apache Web Server on

Orange Pi Zero

Username \*

Password \*

Registration

Forgot your password?

To come in

Immediately after the start frame, the SB bit is set and an interrupt is generated if it is enabled ITFVTFN= 1.

Next, the master waits for the SR1 register to be read, after which the slave device address (slaveaddress) is written into the DR register.

# Transferring slave address

The slave address is transferred to the SDA line from the shift register.

• In 10-bit addressing mode, sending is accompanied by the following events:

The ADD10 bit is set by hardware and an interrupt is generated if enabled in ITEVTEN.

The master then waits for the SR1 register to be read, after which the second part of the address is written to DR.

The ADDR bit is set in hardware and an interrupt is generated if enabled in ITEVTEN.

The master then waits for the SR1 register and the SR3 register to be read, allowing the ADDR bit to be cleared and transmission to continue.

• In 7-bit addressing mode, only one byte is sent.

Immediately after the address byte is sent, the ADDR bit is set in hardware and an interrupt is generated if enabled in ITEVTEN.

The master then waits for the SR1 register and the SR3 register to be read.

The master can decide to go into transmit or receive mode according to bit 0 of the slave address.

If the zero bit = 0, then transmit, if = 1, then receive.

- In 10-bit addressing mode:
- To enter the transmission mode, the master sends a header (11110xx0) and a slave address (where xx is the two most significant bits of the address).
- To enter the receive mode, the master sends the header (11110xx0) slave address. Then a repeated restart-package is sent, then the header (11110xx1).

The TRA bit indicates what mode the master is in: receiving or transmitting.

#### Master in transmitter mode

After transmitting the address and clearing the ADDR bit, the master sends the byte from the DR register to the SDA line via the internal shift register.

The master waits until the first byte of data is written to DR (event EV8\_1).

When the confirmation signal (pulse) is received:

- The TXE bit is set by hardware and an interrupt is generated if enabled in ITEVTEN, and the ITBUFEN bit is set.
- If TXE is asserted and a data byte has not been written to DR before the end of the next data transfer, the BTF bit is set and the interface waits until it is cleared, which is done by reading SR1 and writing to DR, SCL is held low.

#### Completion of communication (transmission)

After writing the last byte to DR, the STOP bit is set, which causes the generation of a STOP message (EV8\_2 event). The interface automatically switches to slave mode. (MSL bit is reset).

Note: Stop message must be programmed during event EV8\_2 when TXE or BTF is set.

Figure 104. Transfer sequence diagram for master transmitted



S= Start,

Sr= Restart,

P= Stop,

A= Confirmation,

NA= non-confirmation,

EVx= event

**EV 5**:SB=1 is cleared by reading register SR1, then the address is written to DR.

EV 6: ADDR=1, cleared by reading register SR1 and then reading SR3.

EV 8\_1 :TXE=1, shift register is empty, data register is empty, write data to DR.

EV 8:TXE=1, shift register is not empty, data register DR is empty, cleared by writing to DR.

EV 8\_2 :TXE=1, BTF= 1, STOP request is programmed. TXE and BTF are cleared by hardware after generation of stop message.

EV 9: ADD10=1, cleared by reading register SR1, then writes to register DR.

**EV 8** event must be executed before the end of the current byte transmission. Otherwise, it is recommended to use BTF instead of TXE with slow communication.

#### Master in receiver mode

After transmitting the address and clearing the ADDR bit, the I2C interface enters the receiver mode. In this mode, the interface receives bytes from the SDA line into the DR register via an internal shift register.

After each byte, the interface generates a sequence:

- · Acknowledgment pulse if the ACK bit is set
- Set the RXNE bit and generate an interrupt if the ITEVTEN and ITBUFEN bits are set.

If the RXNE bit is set and data has not been read from DR before the next byte has been received, the BTF bit is set by hardware and the interface waits for this bit to be cleared by reading I2C\_SR1 and I2C\_DR, SCL is held low.

#### Terminating the connection

**Method 1**: This method is suitable if I2C uses interrupts that have the highest priority in the application.

The master sends a NACK at the end of the last byte from the slave.

After receiving this NACK, the slave releases the SCL and SDA lines. The master can then send a Stop or Restart message.

- In case of NACK pulse generation after the last received byte, the ACK bit must be cleared exactly after reading the penultimate byte (after the penultimate RXNE event).
- In case of Stop or Restart generation, the application must set the STOP/START bit immediately after reading the penultimate byte (after the penultimate RXNE event).
- If one byte is received, the acknowledgement is deactivated and a STOP is generated after the EV6 event (in EV6 immediately after ADDR is cleared).

After generating a STOP message, the interface automatically switches to slave mode. (MSL= 0).



EV 5: SB = 1, cleared by reading SR 1 followed by writing to DR.

**EV 6**: ADDR =1, cleared by reading SR 1 and then reading SR 3. In 10-bit master-receiver mode, this sequence must follow writing START = 1 to CR 2.

 $EV 6\_1$ : no flags for this event, used for single byte receive only. Programmable ACK =0 and STOP =1 after ADDR is cleared .

EV 7: RXNE =1, cleared by reading DR.

EV 7\_1: RXNE = 1, cleared by reading DR, programmed ACK = 0 and STOP request

**EV 9**: ADD 10=1, cleared by reading SR 1 followed by writing to DR.

1.If the DR register is full, the next data is received after *the EV 7* event is cleared .

- 2. EV5, EV6, and EV9 events hold SCL in a low-level state until the end of the corresponding sequence of actions in the application.
- 3. EV7 program sequence must be completed before the end of the current byte transmission. Otherwise, it is recommended to use BTF instead of RXNE, thereby slowing down the communication speed.
- 4. The EV6\_1 or EV7\_1 sequence must be completed before the ACK pulse of the current byte.

**Method 2**: This method is suitable for cases where interrupts are used that are not the highest priority in the application and when I2C is used in polling mode.

- DataN\_2 is not read, so after DataN\_1 the connection slows down (both RxNE and BTF bits are set).
- Next, the ACK bit must be cleared before reading DataN-2 from DR to ensure that this bit has been cleared before the DataN acknowledge pulse.
- After this, immediately after reading DataN\_2, the application must set the STOP/START bit and read DataN\_1. After setting RXNE, DataN is read.

Figure 106. Method 2: transfer sequence diagram for master receiver when N >2



EV 5: SB=1, cleared by reading SR1 followed by writing to DR.

EV 6: ADDR1, cleared by reading SR1 followed by reading SR3.

In 10-bit master-receiver mode, this sequence must follow after writing START = 1 bit to CR 2.

EV 7: RxNE=1, cleared by reading DR.

EV 7\_2: BTF= 1, DataN-2 in DR, and DataN-1 in shift register, ACK= 0 is programmed, DataN-2 data is read from DR. STOP= 1 is set, DataN-1 is read.

EV 9: ADD10= 1, cleared by reading SR1 followed by writing to DR.

# When there are 3 bytes left to read (N>2):

- RxNE= 1 => do nothing (DataN-2 is not readable).
- DataN-1 accepted
- BTF= 1 because shift and data register are full: DataN-2 in DR and DataN-1 in shift register => SCL is held low: no further data will be received from the bus.
- Reset ACK= 0
- Read DataN-2 from DR=> This allows DataN to get into the shift register
- DataN received (with NACK sent)
- START/STOP bit is programmable
- DataN-1 data is being read
- Expected to set RxNE= 1
- DataN data is read

The procedure described above is suitable for the case when it is necessary to receive byte N>2.

## When you need to receive one (N=1) byte or two (N=2), the processing will be different:

- Case N =1
- Waiting for ADDR to be set, resets the ACK=0 bit.
- Resets ADDR=0
- Set the STOP/START bit.
- We read the data after RxNE is installed.
- Case N = 2
- POS=1 and ACK=1 are set
- Expected to set ADDR=1
- ADDR is cleared
- ACK is cleared
- Expected to install BTF=1
- STOP=1 is programmed
- Read DR twice

Figure 107. Method 2: transfer sequence diagram for master receiver when N=2



EV 5: SB=1, cleared by reading SR1 followed by writing to DR.

EV 6: ADDR1, cleared by reading SR1 followed by reading SR3.

In 10-bit master-receiver mode, this sequence must follow after writing START = 1 bit to  $CR \ 2$ .

 ${\it EV 6\_1}$ : no flags for this event. Acknowledgment should be disabled immediately after EV6 event, after which ADDR is cleared

EV 7\_3: BTF= 1, STOP=1 is programmed, DR register is read twice immediately after STOP bit is set.

EV 9: ADD10=1, cleared by reading SR1 followed by writing to DR.

EV5, EV6, and EV9 events keep SCL in a low state until the end of the corresponding sequence of actions in the application.

**EV 6\_1** sequence must be completed before the ACK pulse is set for the current byte being transmitted.

Well, finally, a code example:

```
001.
     //Результат выполнения операции с i2c
992.
     typedef enum {
003.
         I2C_SUCCESS = 0,
004.
         12C_TIMEOUT,
005.
         I2C_ERROR
006.
     } t_i2c_status;
007.
008.
     //Таймаут ожидания события І2С
009.
     static unsigned long int i2c_timeout;
010.
011.
     //Задать таймаут в микросекундах
012.
     #define set tmo us(time)\
       i2c_timeout = (unsigned long int)(F_MASTER_MHZ * time)
013.
014.
015.
     //Задать таймаут в миллисекундах
016.
     #define set_tmo_ms(time)\
       i2c_timeout = (unsigned long int)(F_MASTER_MHZ * time * 1000)
017.
018.
019.
     #define tmo
                              i2c timeout--
020.
021.
     //Ожидание наступления события event
022.
     //в течении времени timeout в мс
023.
     #define wait_event(event, timeout) set_tmo_ms(timeout);\
924.
                                       while(event && i2c_timeout);\
025.
                                       if(!i2c_timeout) return TIMEOUT;
026.
     027.
028.
     // Инициализация I2C интерфейса
029.
     // f_master_hz - частота тактирования периферии Fmaster
030.
     // f i2c hz - скорость передачи данных по I2C
031.
032.
     void i2c_master_init(unsigned long f_master_hz, unsigned long f_i2c_hz){
033.
       unsigned long int ccr;
034.
       PB_DDR_bit.DDR4 = 0;
035.
036.
       PB_DDR_bit.DDR5 = 0;
       PB_ODR_bit.ODR5 = 1; //SDA
037.
038.
       PB_ODR_bit.ODR4 = 1;
039.
040.
       PB_CR1_bit.C14 = 0;
041.
       PB_CR1_bit.C15 = 0;
042.
043.
       PB_CR2_bit.C24 = 0;
044.
       PB_CR2_bit.C25 = 0;
045.
946.
       //Частота тактирования периферии МНz
047.
       I2C_FREQR_FREQ = 12;
048.
       //Отключаем I2C
049.
       I2C CR1 PE = 0;
050.
       //B стандартном режиме скорость I2C max = 100 кбит/с
051.
       //Выбираем стандартный режим
052.
       I2C\_CCRH\_F\_S = 0;
       //CCR = Fmaster/2*Fiic= 12MHz/2*100kHz
053.
       ccr = f_master_hz/(2*f_i2c_hz);
054.
055.
       //Set Maximum Rise Time: 1000ns max in Standard Mode
056.
       //= [1000ns/(1/InputClockFrequencyMHz.10e6)]+1
       //= InputClockFrequencyMHz+1
057.
058.
       I2C_TRISER_TRISE = 12+1;
059.
       I2C_CCRL = ccr & 0xFF;
060.
       I2C\_CCRH\_CCR = (ccr >> 8) \& 0x0F;
061.
       //Включаем I2С
062.
       I2C_CR1_PE = 1;
063.
       //Разрешаем подтверждение в конце посылки
       I2C_CR2_ACK = 1;
064.
065.
066.
     067.
068.
     // Запись регистра slave-устройства
069.
                                        **************
070.
     t_i2c_status i2c_wr_reg(unsigned char address, unsigned char reg_addr,
                                  char * data, unsigned char length)
071.
072.
     {
073.
974.
       //Ждем освобождения шины I2C
075.
       wait_event(I2C_SR3_BUSY, 10);
076.
077.
       //Генерация СТАРТ-посылки
078.
       I2C_CR2_START = 1;
079.
       //Ждем установки бита SB
080.
       wait_event(!I2C_SR1_SB, 1);
081.
```

```
082.
083.
       //Записываем в регистр данных адрес ведомого устройства
084.
       I2C DR = address & 0xFE;
085.
       //Ждем подтверждения передачи адреса
086.
       wait_event(!I2C_SR1_ADDR, 1);
087.
       //Очистка бита ADDR чтением регистра SR3
088.
       I2C_SR3;
089.
090.
091.
       //Ждем освобождения регистра данных
092.
       wait_event(!I2C_SR1_TXE, 1);
093.
       //Отправляем адрес регистра
094.
       I2C_DR = reg_addr;
095.
096.
       //Отправка данных
097.
       while(length--){
098.
         //Ждем освобождения регистра данных
999.
         wait_event(!I2C_SR1_TXE, 1);
100.
          //Отправляем адрес регистра
         I2C_DR = *data++;
101.
       }
102.
103.
104.
       //Ловим момент, когда DR освободился и данные попали в сдвиговый регистр
105.
       wait_event(!(I2C_SR1_TXE && I2C_SR1_BTF), 1);
106.
107.
       //Посылаем СТОП-посылку
108.
       I2C_CR2_STOP = 1;
109.
       //Ждем выполнения условия СТОП
110.
       wait_event(I2C_CR2_STOP, 1);
111.
112.
       return I2C_SUCCESS;
113.
114.
     115.
     // Чтение регистра slave-устройства
116.
     // Start -> Slave Addr -> Reg. addr -> Restart -> Slave Addr <- data ... ->
117.
             *************************
118.
     t_i2c_status i2c_rd_reg(unsigned char address, unsigned char reg_addr,
119.
120.
                                   char * data, unsigned char length)
121.
122.
123.
       //Ждем освобождения шины I2C
       wait_event(I2C_SR3_BUSY, 10);
124.
125.
126.
       //Разрешаем подтверждение в конце посылки
127.
       I2C_CR2_ACK = 1;
128.
       //Генерация СТАРТ-посылки
129.
       I2C_CR2_START = 1;
130.
       //Ждем установки бита SB
131.
132.
       wait_event(!I2C_SR1_SB, 1);
133.
134.
       //Записываем в регистр данных адрес ведомого устройства
135.
       I2C DR = address & 0xFE:
136.
       //Ждем подтверждения передачи адреса
137.
       wait event(!I2C SR1 ADDR, 1);
138.
       //Очистка бита ADDR чтением регистра SR3
139.
       I2C_SR3;
140.
141.
       //Ждем освобождения регистра данных RD
       wait_event(!I2C_SR1_TXE, 1);
142.
143.
144.
       //Передаем адрес регистра slave-устройства, который хотим прочитать
145.
       I2C_DR = reg_addr;
       //Ловим момент, когда DR освободился и данные попали в сдвиговый регистр
146.
147.
       wait_event(!(I2C_SR1_TXE && I2C_SR1_BTF), 1);
148.
149.
       //Генерация СТАРТ-посылки (рестарт)
150.
       I2C_CR2_START = 1;
151.
       //Ждем установки бита SB
152.
       wait_event(!I2C_SR1_SB, 1);
153.
154.
       //Записываем в регистр данных адрес ведомого устройства и переходим
155.
       //в режим чтения (установкой младшего бита в 1)
156.
       I2C_DR = address \mid 0x01;
157.
158.
       //Дальше алгоритм зависит от количества принимаемых байт
159.
       //N=1
       if(length == 1){}
160.
161.
          //Запрещаем подтверждение в конце посылки
```

```
162.
          I2C_CR2_ACK = 0;
163.
          //Ждем подтверждения передачи адреса
164.
          wait_event(!I2C_SR1_ADDR, 1);
165.
166.
          //Заплатка из Errata
167.
            _disable_interrupt();
          //Очистка бита ADDR чтением регистра SR3
168.
169.
          I2C_SR3;
170.
171.
          //Устанавлием бит STOP
          I2C_CR2_STOP = 1;
172.
173.
          //Заплатка из Errata
174.
          __enable_interrupt();
175.
176.
          //Ждем прихода данных в RD
177.
          wait_event(!I2C_SR1_RXNE, 1);
178.
179.
          //Читаем принятый байт
          *data = I2C_DR;
180.
181.
        //N=2
182.
        else if(length == 2){
183.
184.
          //Бит который разрешает NACK на следующем принятом байте
185.
          I2C_CR2_POS = 1;
186.
          //Ждем подтверждения передачи адреса
187.
          wait_event(!I2C_SR1_ADDR, 1);
188.
          //Заплатка из Errata
189.
            disable interrupt();
          //Очистка бита ADDR чтением регистра SR3
190.
191.
          I2C SR3;
          //Запрещаем подтверждение в конце посылки
192.
193.
          I2C_CR2_ACK = 0;
194.
          //Заплатка из Errata
195.
            _enable_interrupt();
          //Ждем момента, когда первый байт окажется в DR,
196.
197.
          //а второй в сдвиговом регистре
198.
          wait_event(!I2C_SR1_BTF, 1);
199.
200.
          //Заплатка из Errata
201.
          __disable_interrupt();
202.
          //Устанавлием бит STOP
203.
          I2C_CR2_STOP = 1;
          //Читаем принятые байты
204.
205.
          *data++ = I2C_DR;
206.
          //Заплатка из Errata
207.
            enable_interrupt();
          *data = I2C_DR;
208.
209.
        //N>2
210.
        else if(length > 2){
211.
212.
          //Ждем подтверждения передачи адреса
213.
          wait_event(!I2C_SR1_ADDR, 1);
214.
215.
          //Заплатка из Errata
          __disable_interrupt();
216.
217.
218.
          //Очистка бита ADDR чтением регистра SR3
219.
          I2C_SR3;
220.
221.
          //Заплатка из Errata
222.
          __enable_interrupt();
223.
224.
          while(length-- > 3 && tmo){
            //Ожидаем появления данных в DR и сдвиговом регистре
225.
226.
            wait event(!I2C SR1 BTF, 1);
227.
            //Читаем принятый байт из DR
228.
            *data++ = I2C_DR;
229.
          }
230.
          //Время таймаута вышло
231.
          if(!tmo) return I2C_TIMEOUT;
232.
          //Осталось принять 3 последних байта
233.
234.
          //Ждем, когда в DR окажется N-2 байт, а в сдвиговом регистре
235.
          //окажется N-1 байт
236.
          wait_event(!I2C_SR1_BTF, 1);
237.
          //Запрещаем подтверждение в конце посылки
238.
          I2C_CR2_ACK = 0;
239.
          //Заплатка из Errata
240.
            _disable_interrupt();
          //Читаем N-2 байт из RD, тем самым позволяя принять в сдвиговый
241.
242.
          //регистр байт N, но теперь в конце приема отправится посылка NACK
```

```
243.
          *data++ = I2C_DR;
244.
          //Посылка STOP
245.
          I2C_CR2_STOP = 1;
246.
          //Читаем N-1 байт
247.
          *data++ = I2C_DR;
          //Заплатка из Errata
248.
249.
          __enable_interrupt();
250.
          //Ждем, когда N-й байт попадет в DR из сдвигового регистра
251.
          wait_event(!I2C_SR1_RXNE, 1);
252.
          //Читаем N байт
253.
          *data++ = I2C_DR;
254.
        }
255.
256.
        //Ждем отправки СТОП посылки
257.
        wait_event(I2C_CR2_STOP, 1);
258.
        //Сбрасывает бит POS, если вдруг он был установлен
259.
        I2C CR2 POS = 0;
260.
261.
        return I2C_SUCCESS;
262. }
```

# I2C Driver for STM8 in IAR

Login or register to post comments

Comments

```
CCR calculation
PUBLISHED SUN, 12/06/2015 - 19:41 BY ALEX2015
Good day.
Why is the CCR calculation for the standard mode done according to the formula
CCR= Period_I2C/(2*Tmaster)?
The I2C interface doc says:
• Standard mode:
thigh = CCR * tCK <- we should count by this
tlow = CCR * tCK
• Fast mode:
If DUTY = 0:
thigh = CCR * tCK
tlow = 2 * CCR * tCK <- formula in the article
If DUTY = 1: (to reach 400 kHz)
thigh = 9 * CCR * tCK
tlow = 16 * CCR * tCK
Please explain, thank you.
Login or register to post comments
```

# STM8 i2c master

PUBLISHED WED, 06/01/2016 - 09:27 BY SELEVO@MAIL.RU

#### Thanks

, it would be nice to see the pitfalls that needed to be eliminated for normal operation. I'm really looking forward to the article about I2C slave on  $\mathsf{STM8}$ ,

for example, emulation of MCP23017 or PCF8574

. I can throw 500 rubles into the piggy bank.

By the way, the pictures in the article are not visible.

Login or register to post comments

# $STM8S\_StdPeriph\_Driver$

PUBLISHED TUE, 09/26/2017 - 18:06 BY NIK S

Hello, I'm trying to use STM8S\_StdPeriph\_Driver but I can't read the data right away.

To be honest, I had to tinker with the I2C module for a long time - it just wouldn't work the way it should until I read the errata and fixed some other small but insidious errors that migrated into my program from the example provided on the official STMicroelectronics website.

I would like to know what errors you encountered in the official examples?

Login or register to post comments

